Part Number Hot Search : 
XP04313 ZPD2036 MBJ15 03100 255706 TLWA1100 V48C1 10112632
Product Description
Full Text Search
 

To Download XC2V10000 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ds031-1 (v1.3) january 25, 2001 www.xilinx.com module n of 4 advance product specification 1-800-255-7778 1 ? 2001 xilinx, inc. all rights reserved. all xilinx trademarks, registered trademarks, patents, and disclaimers are as listed a t http://www.xilinx.com/legal.htm . all other trademarks and registered trademarks are the property of their respective owners. all specifications are subject to c hange without notice. summary of virtex ? -ii features ? industry first platform fpga solution  ip-immersion? architecture - densities from 40k to 10m system gates - 420 mhz internal clock speed (advance data) - 840+ mb/s i/o (advance data)  selectram? memory hierarchy - 3.5 mb of true dual-port? ram in 18-kbit block selectram resources - up to 1.9 mb of distributed selectram resources - high-performance interfaces to external memory 400 mb/s ddr-sdram interface (advance data) 400 mb/s fcram interface (advance data) 333 mb/s qdr ? -sram interface (advance data) 600 mb/s sigma ram interface (advance data)  arithmetic functions - dedicated 18-bit x 18-bit multiplier blocks - fast look-ahead carry logic chains  flexible logic resources - up to 122,880 internal registers / latches with clock enable - up to 122,880 look-up tables (luts) or cascadable 16-bit shift registers - wide multiplexers and wide-input function support - horizontal cascade chain and sum-of-products support - internal 3-state bussing  high-performance clock management circuitry - up to 12 dcm (digital clock manager) modules precise clock de-skew flexible frequency synthesis high-resolution phase shifting emi reduction - 16 global clock multiplexer buffers  active interconnect ? technology - fourth generation segmented routing structure - predictable, fast routing delay, independent of fanout  selecti/o-ultra ? technology - up to 1,108 user i/os - 19 single-ended standards and six differential standards - programmable sink current (2 ma to 24 ma) per i/o -xcite ? digitally controlled impedance (dci) i/o: on-chip termination resistors for single-ended i/o standards - pci-x @ 133 mhz, pci @ 66 mhz and 33 mhz compliance - differential signaling 840 mb/s low-voltage differential signaling i/o (lvds) with current mode drivers bus lvds i/o lightning data transport (ldt) i/o with current driver buffers low-voltage positive emitter-coupled logic (lvpecl) i/o built-in ddr input and output registers - proprietary high-performance selectlink ? technology high-bandwidth data path double data rate (ddr) link web-based hdl generation methodology  supported by xilinx foundation ? and alliance ? series development systems - integrated vhdl and verilog design flows - compilation of 10m system gates designs - internet team design (itd) tool  sram-based in-system configuration -fast selectmap ? configuration - triple data encryption standard (des) security option (bitstream encryption) - ieee1532 support - partial reconfiguration - unlimited re-programmability - readback capability  power-down mode  0.15 m 8-layer metal process with 0.12 m high- speed transistors  1.5 v (v ccint ) core power supply, dedicated 3.3 v v ccaux auxiliary and v cco i/o power supplies  ieee 1149.1 compatible boundary-scan logic support  flip-chip and wire-bond ball grid array (bga) packages in three standard fine pitches (0.80mm, 1.00mm, and 1.27mm)  100% factory tested 0 virtex-ii 1.5v field-programmable gate arrays ds031-1 (v1.3) january 25, 2001 00 advance product specification r
module n of 4 www.xilinx.com ds031-1 (v1.3) january 25, 2001 2 1-800-255-7778 advance product specification virtex-ii 1.5v field-programmable gate arrays r general description the virtex-ii family is a platform fpga developed for high performance from low-density to high- density designs that are based on ip cores and customized modules. the family delivers complete solutions for telecommunication, wireless, networking, video, and dsp applications, including pci, lvds, and ddr interfaces. the leading-edge 0.15m / 0.12m cmos 8-layer metal process and the virtex-ii architecture are optimized for high speed with low power consumption. combining a wide variety of flexible features and a large range of densities up to 10 million system gates, the virtex-ii family enhances programmable logic design capabilities and is a powerful alternative to mask-programmed gates arrays. as shown in ta b l e 1 , the virtex-ii family comprises 12 members, ranging from 40k to 10m system gates. packaging offerings include ball grid array (bga) packages with 0.80mm, 1.00mm, and 1.27mm pitches. in addition to traditional wire-bond interconnects, flip-chip interconnect is used in some of the bga offerings. the use of flip-chip interconnect offers more i/os than is possible in wire-bond versions of the similar packages. flip-chip construction offers the combination of high pin count with high thermal capacity. ta b l e 2 shows the maximum number of user i/os available. the virtex-ii device/package combination table ( ta b l e 6 at the end of this section) details the maximum number of i/os for each device and package using wire-bond or flip-chip technology. ta b l e 1 : virtex-ii field-programmable gate array family members device system gates clb (1 clb = 4 slices = max 128 bits) multiplier blocks selectram blocks dcms max i/o pads array row x col. slices maximum distributed ram kbits 18-kbit blocks max ram (kbits) xc2v40 40k 8 x 8 256 8 4 4 72 4 88 xc2v80 80k 16 x 8 512 16 8 8 144 4 120 xc2v250 250k 24 x 16 1,536 48 24 24 432 8 200 xc2v500 500k 32 x 24 3,072 96 32 32 576 8 264 xc2v1000 1m 40 x 32 5,120 160 40 40 720 8 432 xc2v1500 1.5m 48 x 40 7,680 240 48 48 864 8 528 xc2v2000 2m 56 x 48 10,752 336 56 56 1,008 8 624 xc2v3000 3m 64 x 56 14,336 448 96 96 1,728 12 720 xc2v4000 4m 80 x 72 23,040 720 120 120 2,160 12 912 xc2v6000 6m 96 x 88 33,792 1,056 144 144 2,592 12 1,104 xc2v8000 8m 112 x 104 46,592 1,456 168 168 3,024 12 1,108 XC2V10000 10m 128 x 120 61,440 1,920 192 192 3,456 12 1,108
ds031-1 (v1.3) january 25, 2001 www.xilinx.com module n of 4 advance product specification 1-800-255-7778 3 virtex-ii 1.5v field-programmable gate arrays r architecture virtex-ii array overview virtex-ii devices are user-programmable gate arrays with various configurable elements. the virtex-ii architecture is optimized for high-density and high-performance logic designs. as shown in figure 1 , the programmable device is comprised of input/output blocks (iobs) and internal configurable logic blocks (clbs). ta b l e 2 : maximum number of user i/o pads device wire-bond flip-chip xc2v40 88 xc2v80 120 xc2v250 200 xc2v500 264 xc2v1000 328 432 xc2v1500 392 528 xc2v2000 456 624 xc2v3000 516 720 xc2v4000 912 xc2v6000 1,104 xc2v8000 1,108 XC2V10000 1,108 figure 1: virtex-ii architecture overview global clock mux dcm dcm iob clb programmable i/os block selectram multiplier configurable logic ds031_28_100900
module n of 4 www.xilinx.com ds031-1 (v1.3) january 25, 2001 4 1-800-255-7778 advance product specification virtex-ii 1.5v field-programmable gate arrays r programmable i/o blocks provide the interface between package pins and the internal configurable logic. most popular and leading-edge i/o standards are supported by the programmable iobs. the internal configurable logic includes four major elements organized in a regular array.  configurable logic blocks (clbs) provide functional elements for combinatorial and synchronous logic, including basic storage elements. bufts (3-state buffers) associated with each clb element drive dedicated segmentable horizontal routing resources.  block selectram memory modules provide large 18-kbit storage elements of true dual-port ram.  multiplier blocks are 18-bit x 18-bit dedicated multipliers.  dcm (digital clock manager) blocks provide self-calibrating, fully digital solutions for clock distribution delay compensation, clock multiplication and division, coarse and fine-grained clock phase shifting, and electromagnetic interference (emi) reduction. a new generation of programmable routing resources called active interconnect technology interconnects all of these elements. the general routing matrix (grm) is an array of routing switches. each programmable element is tied to a switch matrix, allowing multiple connections to the general routing matrix. the overall programmable interconnection is hierarchical and designed to support high-speed designs. all programmable elements, including the routing resources, are controlled by values stored in static memory cells. these values are loaded in the memory cells during configuration and can be reloaded to change the functions of the programmable elements. virtex-ii features this section briefly describes virtex-ii features. input/output blocks (iobs) iobs are programmable and can be categorized as follows:  input block with an optional single-data-rate or double-data-rate (ddr) register  output block with an optional single-data-rate or ddr register, and an optional 3-state buffer, to be driven directly or through a single or ddr register  bi-directional block (any combination of input and output configurations) these registers are either edge-triggered d-type flip-flops or level-sensitive latches. iobs support the following single-ended i/o standards:  lvttl, lvcmos (3.3 v, 2.5 v, 1.8 v, and 1.5 v)  pci-x at 133 mhz, pci (3.3 v at 33 mhz and 66 mhz)  gtl and gtlp  hstl (class i, ii, iii, and iv)  sstl (3.3 v and 2.5 v, class i and ii)  agp-2x the digitally controlled impedance (dci) i/o feature automatically provides on-chip termination for each i/o element. the iob elements also support the following differential signaling i/o standards:  lv d s  blvds (bus lvds)  ulvds  ldt  lv p e c l two adjacent pads are used for each differential pair. two or four iob blocks connect to one switch matrix to access the routing resources.
ds031-1 (v1.3) january 25, 2001 www.xilinx.com module n of 4 advance product specification 1-800-255-7778 5 virtex-ii 1.5v field-programmable gate arrays r configurable logic blocks (clbs) clb resources include four slices and two 3-state buffers. each slice is equivalent and contains:  two function generators (f & g)  two storage elements  arithmetic logic gates  large multiplexers  wide function capability  fast carry look-ahead chain  horizontal cascade chain (or gate) the function generators f & g are configurable as 4-input look-up tables (luts), as 16-bit shift registers, or as 16-bit distributed selectram memory. in addition, the two storage elements are either edge-triggered d-type flip-flops or level-sensitive latches. each clb has internal fast interconnect and connects to a switch matrix to access general routing resources. block selectram memory the block selectram memory resources are 18 kb of true dual-port ram, programmable from 16k x 1 bit to 512 x 36 bits, in various depth and width configurations. each port is totally synchronous and independent, offering three "read-during-write" modes. block selectram memory is cascadable to implement large embedded storage blocks. supported memory configurations for dual-port and single-port modes are shown in ta b l e 3 . a multiplier block is associated with each selectram memory block. the multiplier block is a dedicated 18 x 18-bit multiplier and is optimized for operations based on the block selectram content on one port. the 18 x 18 multiplier can be used independently of the block selectram resource. read/multiply/accumulate operations and dsp filter structures are extremely efficient. both the selectram memory and the multiplier resource are connected to four switch matrices to access the general routing resources. global clocking the dcm and global clock multiplexer buffers provide a complete solution for designing high-speed clocking schemes. up to 12 dcm blocks are available. to generate de-skewed internal or external clocks, each dcm can be used to eliminate clock distribution delay. the dcm also provides 90-, 180-, and 270- degree phase-shifted versions of its output clocks. fine-grained phase shifting offers high- resolution phase adjustments in increments of 1/256 of the clock period. very flexible frequency synthesis provides a clock output frequency equal to any m/d ratio of the input clock frequency, where 1 m 4096 and 1 d 4096. for the exact timing parameters, see virtex-ii electrical characteristics . virtex-ii devices have 16 global clock mux buffers, with up to eight clock nets per quadrant. each global clock mux buffer can select one of the two clock inputs and switch glitch-free from one clock to the other. each dcm block is able to drive up to four of the 16 global clock mux buffers. ta b l e 3 : dual-port and single-port configurations 16k x 1 bit 2k x 9 bits 8k x 2 bits 1k x 18 bits 4k x 4 bits 512 x 36 bits
module n of 4 www.xilinx.com ds031-1 (v1.3) january 25, 2001 6 1-800-255-7778 advance product specification virtex-ii 1.5v field-programmable gate arrays r routing resources the iob, clb, block selectram, multiplier, and dcm elements all use the same interconnect scheme and the same access to the global routing matrix. timing models are shared, greatly improving the predictability of the performance of high-speed designs. there are a total of 16 global clock lines, with eight available per quadrant. in addition, 24 vertical and horizontal long lines per row or column as well as massive secondary and local routing resources provide fast interconnect. virtex-ii buffered interconnects are relatively unaffected by net fanout and the interconnect layout is designed to minimize crosstalk. horizontal and vertical routing resources for each row or column include:  24 long lines  120 hex lines  40 double lines  16 direct connect lines (total in all four directions) boundary scan boundary scan instructions and associated data registers support a standard methodology for accessing and configuring virtex-ii devices that complies with ieee standards 1149.1 - 1993 and 1532. a system mode and a test mode are implemented. in system mode, a virtex-ii device performs its intended mission even while executing non-test boundary-scan instructions. in test mode, boundary-scan test instructions control the i/o pins for testing purposes. the virtex-ii test access port (tap) supports bypass, preload, sample, idcode, and usercode non-test instructions. the extest, intest, and highz test instructions are also supported. configuration virtex-ii devices are configured by loading data into internal configuration memory, using the following five modes:  slave-serial mode  master-serial mode  slave selectmap mode  master selectmap mode  boundary-scan mode (ieee 1532) a data encryption standard (des) decryptor is available on-chip to secure the bitstreams. one or two triple-des key sets can be used to optionally encrypt the configuration information. readback and integrated logic analyzer configuration data stored in virtex-ii configuration memory can be read back for verification. along with the configuration data, the contents of all flip-flops/latches, distributed selectram, and block selectram memory resources can be read back. this capability is useful for real-time debugging. the integrated logic analyzer (ila) core and software provides a complete solution for accessing and verifying virtex-ii devices. power-down mode activated by the power-down input, this mode reduces supply current and retains the virtex-ii device configuration.
ds031-1 (v1.3) january 25, 2001 www.xilinx.com module n of 4 advance product specification 1-800-255-7778 7 virtex-ii 1.5v field-programmable gate arrays r virtex-ii device/package combinations and maximum i/o wire-bond and flip-chip packages are available. ta b l e 4 and ta bl e 5 show the maximum possible number of user i/os in wire-bond and flip-chip packages, respectively. ta b l e 6 shows the number of available user i/os for all device/package combinations.  cs denotes wire-bond chip-scale ball grid array (bga) (0.80 mm pitch).  fg denotes wire-bond fine-pitch bga (1.00 mm pitch).  ff denotes flip-chip fine-pitch bga (1.00 mm pitch).  bg denotes standard bga (1.27 mm pitch).  bf denotes flip-chip bga (1.27 mm pitch). the number of i/os per package include all user i/os except the 15 control pins (cclk, done, m0, m1, m2, prog_b, pwrdwn_b, tck, tdi, tdo, tms, hswap_en, dxn, dxp, and rsvd) and vbatt. table 4: wire-bond packages information package cs144 fg256 fg456 fg676 bg575 bg728 pitch (mm) 0.80 1.00 1.00 1.00 1.27 1.27 size (mm) 12 x 12 17 x 17 23 x 23 27 x 27 31 x 31 35 x 35 i/os 92 172 324 484 408 516 table 5: flip-chip packages information package ff896 ff1152 ff1517 bf957 pitch (mm) 1.00 1.00 1.00 1.27 size (mm) 31 x 31 35 x 35 40 x 40 40 x 40 i/os 624 824 1,108 684 ta b l e 6 : virtex-ii device/package combinations and maximum number of available i/os (advance information) package available i/os xc2v 40 xc2v 80 xc2v 250 xc2v 500 xc2v 1000 xc2v 1500 xc2v 2000 xc2v 3000 xc2v 4000 xc2v 6000 xc2v 8000 xc2v 10000 cs144 88 92 92 fg256 88 120 172 172 172 fg456 200 264 324 fg676 392 456 484 ff896 432 528 624 ff1152 720 824 824 824 824 ff1517 912 1,104 1,108 1,108 bg575 328 392 408 bg728 456 516 bf957 624 684 684 684 684 684 notes: 1. all devices in a particular package are pin-out (footprint) compatible. in addition, the fg456 and fg676 packages are compati ble, as are the ff896 and ff1152 packages.
module n of 4 www.xilinx.com ds031-1 (v1.3) january 25, 2001 8 1-800-255-7778 advance product specification virtex-ii 1.5v field-programmable gate arrays r virtex-ii ordering information virtex-ii ordering information is shown in figure 2 revision history this section records the change history for this module of the data sheet. virtex-ii data sheet the virtex-ii data sheet contains the following modules:  ds031-1, virtex-ii 1.5v fpgas: introduction and ordering information (module 1)  ds031-2, virtex-ii 1.5v fpgas: functional description (module 2)  ds031-3, virtex-ii 1.5v fpgas: dc and switching characteristics (module 3)  ds031-4, virtex-ii 1.5v fpgas: pinout tables (module 4) figure 2: virtex-ii ordering information date version revision 11/07/00 1.0 early access draft. 12/06/00 1.1 initial release. 01/15/01 1.2 added values to the tables in the virtex-ii performance characteristics and virtex-ii switching characteristics sections. 01/25/01 1.3 the data sheet was divided into four modules (per the current style standard). example: xc2v1000-5fg456c device type temperature range c = commercial (tj = 0 c to +85 c) i = industrial (tj = -40 c to +100 c) number of pins package type speed grade (-4, -5, -6) ds031_35_050200


▲Up To Search▲   

 
Price & Availability of XC2V10000

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X